### Lecture 18: Multiprocessors 2: Snooping v. Directory Coherency, Memory Consistency Models

Professor David A. Patterson Computer Science 252 Spring 1998

### **Review: Parallel Framework**



Programming Model Communication Abstraction Interconnection SW/OS Interconnection HW

- Layers:
  - Programming Model:
    - » Multiprogramming : lots of jobs, no communication
    - » Shared address space: communicate via memory
    - » Message passing: send and recieve messages
    - » Data Parallel: several agents operate on several data sets simultaneously and then exchange information globally and simultaneously (shared or message passing)
  - Communication Abstraction:
    - » Shared address space: e.g., load, store, atomic swap
    - » Message passing: e.g., send, recieve library calls
    - Debate over this topic (ease of programming, scaling)
       => many hardware designs 1:1 programming modebap Spr.'98 ©UCB 2

# Review : Small-Scale MP Designs

- Memory: centralized with uniform access time ("uma") and bus interconnect
- Examples: Sun Enterprise 5000, SGI Challenge, Intel SystemPro



### **Distributed Directory MPs**



#### **Revised Snoopy-Cache State CPU Read hit** Machine **Remote Write** State machine or Miss due to for <u>CPU and bus</u> address conflict Shared requests Invalid (read/only) for each **CPU Read** Place read miss memory block CPU Write I bus Invalid state **Place Write CPU Write** if in memory Remote Miss on bus **Place Write** Write **Remote Read** Miss on Bus or Miss due to Write back address conflict block Write back block Exclusive

(read/

write)

**CPU read hit** 

**CPU write hit** 

# **Snoop Cache Extensions**



|                    | Pro   | cesso | or 1  | Pro   | cesso | or 2  |        | Bu    | S    |       | Mem  | iory  |
|--------------------|-------|-------|-------|-------|-------|-------|--------|-------|------|-------|------|-------|
|                    | P1    |       |       | P2    |       |       | Bus    |       |      |       | Mem  | ory   |
| step               | State | Addr  | Value | State | Addr  | Value | Action | Proc. | Addr | Value | Addr | Value |
| P1: Write 10 to A1 |       |       |       |       |       |       |        |       |      |       |      |       |
| P1: Read A1        |       |       |       |       |       |       |        |       |      |       |      |       |
| P2: Read A1        |       |       |       |       |       |       |        |       |      |       |      |       |
|                    |       |       |       |       |       |       |        |       |      |       |      |       |
|                    |       |       |       |       |       |       |        |       |      |       |      |       |
| P2: Write 20 to A1 |       |       |       |       |       |       |        |       |      |       |      |       |
| P2: Write 40 to A2 |       |       |       |       |       |       |        |       |      |       |      |       |
|                    |       |       |       |       |       |       |        |       |      |       |      |       |



|                    | P1    |           |       | P2    |      |       | Bus    |       |      |       | Mem  | ory                |
|--------------------|-------|-----------|-------|-------|------|-------|--------|-------|------|-------|------|--------------------|
| step               | State | Addr      | Value | State | Addr | Value | Action | Proc. | Addr | Value | Addr | <sup>.</sup> Value |
| P1: Write 10 to A1 | Excl. | <u>A1</u> | 10    |       |      |       | WrMs   | P1    | A1   |       |      |                    |
| P1: Read A1        |       |           |       |       |      |       |        |       |      |       |      |                    |
| P2: Read A1        |       |           |       |       |      |       |        |       |      |       |      |                    |
|                    |       |           |       |       |      |       |        |       |      |       |      |                    |
|                    |       |           |       |       |      |       |        |       |      |       |      |                    |
| P2: Write 20 to A1 |       |           |       |       |      |       |        |       |      |       |      |                    |
| P2: Write 40 to A2 |       |           |       |       |      |       |        |       |      |       |      |                    |
|                    |       |           |       |       |      |       |        |       |      |       |      |                    |



|                    | P1           |           |       | P2    |      |       | Bus         |       |      |       | Mem  | ory   |
|--------------------|--------------|-----------|-------|-------|------|-------|-------------|-------|------|-------|------|-------|
| step               | State        | Addr      | Value | State | Addr | Value | Action      | Proc. | Addr | Value | Addr | Value |
| P1: Write 10 to A1 | <u>Excl.</u> | <u>A1</u> | 10    |       |      |       | <u>WrMs</u> | P1    | A1   |       |      |       |
| P1: Read A1        | Excl.        | A1        | 10    |       |      |       |             |       |      |       |      |       |
| P2: Read A1        |              |           |       |       |      |       |             |       |      |       |      |       |
|                    |              |           |       |       |      |       |             |       |      |       |      |       |
|                    |              |           |       |       |      |       |             |       |      |       |      |       |
| P2: Write 20 to A1 |              |           |       |       |      |       |             |       |      |       |      |       |
| P2: Write 40 to A2 |              |           |       |       |      |       |             |       |      |       |      |       |
|                    |              |           |       |       |      |       |             |       |      |       |      |       |



|                    | P1    |           |       | P2    |           |       | Bus         |       |      |       | Mem       | ory       |
|--------------------|-------|-----------|-------|-------|-----------|-------|-------------|-------|------|-------|-----------|-----------|
| step               | State | Addr      | Value | State | Addr      | Value | Action      | Proc. | Addr | Value | Addr      | ' Value   |
| P1: Write 10 to A1 | Excl. | <u>A1</u> | 10    |       |           |       | <u>WrMs</u> | P1    | A1   |       |           |           |
| P1: Read A1        | Excl. | A1        | 10    |       |           |       |             |       |      |       |           |           |
| P2: Read A1        |       |           |       | Shar. | <u>A1</u> |       | <u>RdMs</u> | P2    | A1   |       |           |           |
|                    | Shar. | A1        | 10    |       |           |       | <u>WrBk</u> | P1    | A1   | 10    | <u>A1</u> | <u>10</u> |
|                    |       |           |       | Shar. | A1        | 10    | <u>RdDa</u> | P2    | A1   | 10    |           | 10        |
| P2: Write 20 to A1 |       |           |       |       |           |       |             |       |      |       |           | 10        |
| P2: Write 40 to A2 |       |           |       |       |           |       |             |       |      |       |           | 10        |
|                    |       |           |       |       |           |       |             |       |      |       |           | 10        |



|                    | P1    |           |       | P2    |      |       | Bus         |       |      |       | Mem       | ory   |
|--------------------|-------|-----------|-------|-------|------|-------|-------------|-------|------|-------|-----------|-------|
| step               | State | Addr      | Value | State | Addr | Value | Action      | Proc. | Addr | Value | Addr      | Value |
| P1: Write 10 to A1 | Excl. | <u>A1</u> | 10    |       |      |       | <u>WrMs</u> | P1    | A1   |       |           |       |
| P1: Read A1        | Excl. | A1        | 10    |       |      |       |             |       |      |       |           |       |
| P2: Read A1        |       |           |       | Shar. | A1   |       | RdMs        | P2    | A1   |       |           |       |
|                    | Shar. | A1        | 10    |       |      |       | WrBk        | P1    | A1   | 10    | <u>A1</u> | 10    |
|                    |       |           |       | Shar. | A1   | 10    | <u>RdDa</u> | P2    | A1   | 10    |           | 10    |
| P2: Write 20 to A1 | Inv.  |           |       | Excl. | A1   | 20    | WrMs        | P2    | A1   |       |           | 10    |
| P2: Write 40 to A2 |       |           |       |       |      |       |             |       |      |       |           | 10    |
|                    |       |           |       |       |      |       |             |       |      |       |           | 10    |



|                    | P1    |           |       | P2    |           |           | Bus         |       |      |       | Mem       | ory       |
|--------------------|-------|-----------|-------|-------|-----------|-----------|-------------|-------|------|-------|-----------|-----------|
| step               | State | Addr      | Value | State | Addr      | Value     | Action      | Proc. | Addr | Value | Addr      | Value     |
| P1: Write 10 to A1 | Excl. | <u>A1</u> | 10    |       |           |           | WrMs        | P1    | A1   |       |           |           |
| P1: Read A1        | Excl. | A1        | 10    |       |           |           |             |       |      |       |           |           |
| P2: Read A1        |       |           |       | Shar. | <u>A1</u> |           | <u>RdMs</u> | P2    | A1   |       |           |           |
|                    | Shar. | A1        | 10    |       |           |           | <u>WrBk</u> | P1    | A1   | 10    | <u>A1</u> | <u>10</u> |
|                    |       |           |       | Shar. | A1        | 10        | <u>RdDa</u> | P2    | A1   | 10    |           | 10        |
| P2: Write 20 to A1 | Inv.  |           |       | Excl. | A1        | 20        | <u>WrMs</u> | P2    | A1   |       |           | 10        |
| P2: Write 40 to A2 |       |           |       |       |           |           | <u>WrMs</u> | P2    | A2   |       |           | 10        |
|                    |       |           |       | Excl. | <u>A2</u> | <u>40</u> | <u>WrBk</u> | P2    | A1   | 20    | <u>A1</u> | <u>20</u> |



# CS 252 Administrivia

Wed 15-Apr Project Reviews: 8-12:30, 3-5:10 (no lecture)

Fri 17-Apr Searching the Computer Science Literature: Techniques & Tips by Camille Wanat, Eng. Library

Sun 19-Apr Quiz Review 2-3PM?, 306? Soda

Wed 22-Apr Quiz # 2 5:30-8:30 (no lecture); Pizza after

Fri 24-Apr "How to have a Bad Academic Career" Also read *Technology and Courage*, by Ivan Sutherland, Sun Microsystems

Wed 29-Apr (no lecture)

Thu 30-Apr 1-7PM; Final Oral Presentation (30 Min)

Fri 1-May 1-5PM; Final Oral Presentation (no lecture)

- Wed 6-May 1:30-3:30; Public Poster Session 6th floor
- Fri 8-May Last lecture; Goodbye to Architecture

Mon 11-May URLs of Projects due

# **Snooping Coherncy Implementation Complications**

- Write Races:
  - Cannot update cache until bus is obtained
    - » Otherwise, another processor may get bus first, and then write the same cache block!
  - Two step process:
    - » Arbitrate for bus
    - » Place miss on bus and complete operation
  - If miss occurs to block while waiting for bus, handle miss (invalidate may be needed) and then restart.
  - Split transaction bus:
    - Bus transaction is not atomic: can have multiple outstanding transactions for a block
    - » Multiple misses can interleave, allowing two caches to grab block in the Exclusive state
    - » Must track and prevent multiple misses for one block
- Must support interventions and invalidations DAP Spr. '98 ©UCB 14

# **Implementing Snooping Caches**

- Multiple processors must be on bus, access to both addresses and data
- Add a few new commands to perform coherency, in addition to read and write
- Processors continuously snoop on address bus
  - If address matches tag, either invalidate or update
- Since every bus transaction checks cache tags, could interfere with CPU just to check:
  - solution 1: duplicate set of tags for L1 caches to allow checks in parallel with CPU
  - solution 2: L2 cache already duplicate and underutilized, provided L2 obeys inclusion with L1 cache
    - » block size, associativity of L2 affects L1

# **Implementing Snooping Caches**

- Bus serializes writes, getting bus ensures no one else can perform memory operation
- On a miss in a write back cache, may have the desired copy and its dirty, so must reply
- Add extra state bit to cache to determine shared or not
- Add 4th state (MESI)

# Larger MPs

- Separate Memory per Processor
- Local or Remote access via memory controller
- 1 Cache Coherency solution: non-cached pages
- Alternative: <u>directory</u> per cache that tracks state of every block in every cache
  - Which caches have a copies of block, dirty vs. clean, ...
- Info per memory block vs. per cache block?
  - PLUS: In memory => simpler protocol (centralized/one location)
  - MINUS: In memory => directory is f(memory size) vs. f(cache size)
- Prevent directory as bottleneck? distribute directory entries with memory, each keeping track of which Procs have copies of their blocks

### **Directory Protocol**

- Similar to Snoopy Protocol: Three states
  - <u>Shared</u>:  $\geq$  1 processors have data, memory up-to-date
  - <u>Uncached</u> (no processor hasit; not valid in any cache)
  - <u>Exclusive</u>: 1 processor (owner) has data; memory out-of-date
- In addition to cache state, must track <u>which</u> processors have data when in the shared state (usually bit vector, 1 if processor has copy)
- Keep it simple(r):
  - Writes to non-exclusive data
     write miss
  - Processor blocks until access completes
  - Assume messages received and acted upon in order sent

# **Directory Protocol**

- No bus and don't want to broadcast:
  - interconnect no longer single arbitration point
  - all messages have explicit responses

#### • Terms: typically 3 processors involved

- Local node where a request originates
- Home node where the memory location of an address resides
- Remote node has a copy of a cache block, whether exclusive or shared
- Example messages on next slide:
   P = processor number, A = address

# **Directory Protocol Messages**

| Message type     | Source                                              | Destination                        | Msg Content          |
|------------------|-----------------------------------------------------|------------------------------------|----------------------|
| Read miss        | Local cache                                         | Home directory                     | Ρ, Α                 |
|                  | or P reads data at a<br>read sharer and a           | ddress A;<br>rrange to send data   | back                 |
| Write miss       | Local cache                                         | Home directory                     | Ρ, Α                 |
|                  | or P writes data at a<br>he exclusive owner         | address A;<br>r and arrange to ser | nd data back         |
| Invalidate       | Home directory                                      | <b>Remote caches</b>               | Α                    |
| – Invalidate     | e a shared copy at                                  | address A.                         |                      |
| Fetch            | Home directory                                      | Remote cache                       | Α                    |
| – Fetch the      | e block at address /                                | A and send it to its               | home directory       |
| Fetch/Invalidate | Home directory                                      | Remote cache                       | Α                    |
|                  | e block at address <i>i</i><br>e the block in the c | A and send it to its l<br>ache     | home directory;      |
| Data value reply | Home directory                                      | Local cache                        | Data                 |
| – Return a       | data value from the                                 | e home memory (re                  | ad miss response)    |
| Data write-back  | Remote cache                                        | Home directory                     | A, Data              |
| – Write-bad      | ck a data value for a                               | address A (invalida                | te responses ouce 20 |

# State Transition Diagram for an Individual Cache Block in a Directory Based System

- States identical to snoopy case; transactions very similar.
- Tranistions caused by read misses, write misses, invalidates, data fetch requests
- Generates read miss & write miss msg to home directory.
- Write misses that were broadcast on the bus for snooping => explicit invalidate & data fetch requests.
- Note: on a write, a cache block is bigger, so need to read the full cache block



# State Transition Diagram for the Directory

- Same states & structure as the transition diagram for an individual cache
- 2 actions: update of directory state & send msgs to statisfy requests
- Tracks all copies of memory block.
- Also indicates an action that updates the sharing set, Sharers, as well as sending a message.

### **Directory State Machine**



# **Example Directory Protocol**

- Message sent to directory causes two actions:
  - Update the directory
  - More messages to satisfy request
- Block is in Uncached state: the copy in memory is the current value; only possible requests for that block are:
  - Read miss: requesting processor sent data from memory & requestor made <u>only</u> sharing node; state of block made Shared.
  - Write miss: requesting processor is sent the value & becomes the Sharing node. The block is made Exclusive to indicate that the only valid copy is cached. Sharers indicates the identity of the owner.

#### • Block is **Shared** => the memory value is up-to-date:

- Read miss: requesting processor is sent back the data from memory & requesting processor is added to the sharing set.
- Write miss: requesting processor is sent the value. All processors in the set Sharers are sent invalidate messages, & Sharers is set to identity of requesting processor. The state of the block is made Exclusive.

# **Example Directory Protocol**

- Block is Exclusive: current value of the block is held in the cache of the processor identified by the set Sharers (the owner) => three possible directory requests:
  - Read miss: owner processor sent data fetch message, causing state of block in owner's cache to transition to Shared and causes owner to send data to directory, where it is written to memory & sent back to requesting processor.
     Identity of requesting processor is added to set Sharers, which still contains the identity of the processor that was the owner (since it still has a readable copy). State is shared.
  - Data write-back: owner processor is replacing the block and hence must write it back, making memory copy up-to-date (the home directory essentially becomes the owner), the block is now Uncached, and the Sharer set is empty.
  - Write miss: block has a new owner. A message is sent to old owner causing the cache to send the value of the block to the directory from which it is sent to the requesting processor, which becomes the new owner. Sharers is set to identity of new owner, and state of block is made Exclusive.

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1    |      |       | P2    |     |       | Bus   |      |     |       | Dire | ctory |        | Memoi |
|--------------------|-------|------|-------|-------|-----|-------|-------|------|-----|-------|------|-------|--------|-------|
| step               | State | Addr | Value | State | Add | Value | Actio | Proc | Add | Value | Add  | State | {Procs | Value |
| P1: Write 10 to A1 |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
| P1: Read A1        |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
| P2: Read A1        |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
| P2: Write 20 to A1 |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
| P2: Write 40 to A2 |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |
|                    |       |      |       |       |     |       |       |      |     |       |      |       |        |       |

A1 and A2 map to the same cache block

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1    |           |       | P2    |     |       | Bus   |      |      |       | Dire      | ctory     |             | Memol |
|--------------------|-------|-----------|-------|-------|-----|-------|-------|------|------|-------|-----------|-----------|-------------|-------|
| step               | State | Addr      | Value | State | Add | Value | Actio | Proc | Addi | Value | Add       | State     | {Procs      | Value |
| P1: Write 10 to A1 |       |           |       |       |     |       | WrMs  | P1   | A1   |       | <u>A1</u> | <u>Ex</u> | <u>{P1}</u> |       |
|                    | Excl. | <u>A1</u> | 10    |       |     |       | DaRp  | P1   | A1   | 0     |           |           |             |       |
| P1: Read A1        |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
| P2: Read A1        |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
| P2: Write 20 to A1 |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
| P2: Write 40 to A2 |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |

A1 and A2 map to the same cache block

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1    |           |       | P2    |     |       | Bus   |      |      |       | Dire      | ctory     |             | Memoi |
|--------------------|-------|-----------|-------|-------|-----|-------|-------|------|------|-------|-----------|-----------|-------------|-------|
| step               | State | Addr      | Value | State | Add | Value | Actio | Proc | Addi | Value | Add       | State     | {Procs      | Value |
| P1: Write 10 to A1 |       |           |       |       |     |       | WrMs  | P1   | A1   |       | <u>A1</u> | <u>Ex</u> | <u>{P1}</u> |       |
|                    | Excl. | <u>A1</u> | 10    |       |     |       | DaRp  | P1   | A1   | 0     |           |           |             |       |
| P1: Read A1        | Excl. | A1        | 10    |       |     |       |       |      |      |       |           |           |             |       |
| P2: Read A1        |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
| P2: Write 20 to A1 |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
| P2: Write 40 to A2 |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |
|                    |       |           |       |       |     |       |       |      |      |       |           |           |             |       |

A1 and A2 map to the same cache block

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1           |           |           | P2           |           |       | Bus         |      |      |       | Dire      | ctory     |                     | Memoi             |
|--------------------|--------------|-----------|-----------|--------------|-----------|-------|-------------|------|------|-------|-----------|-----------|---------------------|-------------------|
| step               | State        | Addr      | Valu      | State        | Add       | Value | Actio       | Proc | Addi | Value | Add       | State     | {Procs              | Value             |
| P1: Write 10 to A1 |              |           |           |              |           |       | WrMs        | P1   | A1   |       | <u>A1</u> | <u>Ex</u> | <u>{P1}</u>         |                   |
|                    | Excl.        | <u>A1</u> | <u>10</u> |              |           |       | DaRp        | P1   | A1   | 0     |           |           |                     |                   |
| P1: Read A1        | Excl.        | A1        | 10        |              |           |       |             |      |      |       |           |           |                     |                   |
| P2: Read A1        |              |           |           | <u>Shar.</u> | <u>A1</u> |       | RdMs        | P2   | A1   |       |           |           |                     |                   |
|                    | <u>Shar.</u> | A1        | 10        |              |           |       | <u>Ftch</u> | P1   | A1   | 10    |           |           | <u>A1</u>           | <u>    10    </u> |
|                    |              |           |           | Shar.        | A1        | 10    | DaRp        | P2   | A1   | 10    | A1        | Shar.     | <sup>•</sup> P1,P2} | 10                |
| P2: Write 20 to A1 |              |           |           |              |           |       |             |      |      |       |           |           |                     | 10                |
|                    |              |           |           |              |           |       |             |      |      |       |           |           |                     | 10                |
| P2: Write 40 to A2 |              |           |           |              |           | /     |             |      |      |       |           |           |                     | 10                |
|                    |              |           |           |              |           |       |             |      |      |       |           |           |                     |                   |
|                    |              |           |           |              |           |       |             |      |      |       |           |           |                     |                   |

Write Back

A1 and A2 map to the same cache block

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1           |           |      | P2    |           |       | Bus         |      |      |       | Dire      | ctory     |               | Memoi     |
|--------------------|--------------|-----------|------|-------|-----------|-------|-------------|------|------|-------|-----------|-----------|---------------|-----------|
| step               | State        | Addr      | Valu | State | Add       | Value | Actio       | Proc | Addı | Value | Add       | State     | {Procs        | Value     |
| P1: Write 10 to A1 |              |           |      |       |           |       | WrMs        | P1   | A1   |       | <u>A1</u> | <u>Ex</u> | { <i>P1</i> } |           |
|                    | Excl.        | <u>A1</u> | 10   |       |           |       | DaRp        | P1   | A1   | 0     |           |           |               |           |
| P1: Read A1        | Excl.        | A1        | 10   |       |           |       |             |      |      |       |           |           |               |           |
| P2: Read A1        |              |           |      | Shar. | <u>A1</u> |       | RdMs        | P2   | A1   |       |           |           |               |           |
|                    | <u>Shar.</u> | A1        | 10   |       |           |       | <u>Ftch</u> | P1   | A1   | 10    |           |           | A1            | <u>10</u> |
|                    |              |           |      | Shar. | A1        | 10    | DaRp        | P2   | A1   | 10    | A1        | Shar.     | P1,P2}        | 10        |
| P2: Write 20 to A1 |              |           |      | Excl. | A1        | 20    | WrMs        | P2   | A1   |       |           |           |               | 10        |
|                    | <u>Inv.</u>  |           |      |       |           |       | Inval.      | P1   | A1   |       | A1        | Excl.     | <u>{P2}</u>   | 10        |
| P2: Write 40 to A2 |              |           |      |       |           |       |             |      |      |       |           |           |               | 10        |
|                    |              |           |      |       |           |       |             |      |      |       |           |           |               |           |
|                    |              |           |      |       |           |       |             |      |      |       |           |           |               |           |

A1 and A2 map to the same cache block

#### Processor 1 Processor 2 Interconnect Directory Memory

|                    | P1          |           |      | P2    |           |           | Bus         |      |      |       | Dire      | ctory |             | Memoi     |
|--------------------|-------------|-----------|------|-------|-----------|-----------|-------------|------|------|-------|-----------|-------|-------------|-----------|
| step               | State       | Addr      | Valu | State | Add       | Value     | Actio       | Proc | Addi | Value | Add       | State | {Procs      | Value     |
| P1: Write 10 to A1 |             |           |      |       |           |           | WrMs        | P1   | A1   |       | <u>A1</u> | Ex    | <i>{P1}</i> |           |
|                    | Excl.       | <u>A1</u> | 10   |       |           |           | DaRp        | P1   | A1   | 0     |           |       |             |           |
| P1: Read A1        | Excl.       | A1        | 10   |       |           |           |             |      |      |       |           |       |             |           |
| P2: Read A1        |             |           |      | Shar. | <u>A1</u> |           | RdMs        | P2   | A1   |       |           |       |             |           |
|                    | Shar.       | A1        | 10   |       |           |           | <u>Ftch</u> | P1   | A1   | 10    |           |       | <u>A1</u>   | <u>10</u> |
|                    |             |           |      | Shar. | A1        | 10        | DaRp        | P2   | A1   | 10    | A1        | Shar. | P1,P2}      | 10        |
| P2: Write 20 to A1 |             |           |      | Excl. | A1        | 20        | WrMs        | P2   | A1   |       |           |       |             | 10        |
|                    | <u>Inv.</u> |           |      |       |           |           | Inval.      | P1   | A1   |       | A1        | Excl. | <u>{P2}</u> | 10        |
| P2: Write 40 to A2 |             |           |      |       |           |           | WrMs        | P2   | A2   |       | <u>A2</u> | Excl. | <u>{P2}</u> | 0         |
|                    |             |           |      |       |           |           | <u>WrBk</u> | P2   | A1   | 20    | <u>A1</u> | Unca. | <u>{}</u>   | <u>20</u> |
|                    |             |           |      | Excl. | <u>A2</u> | <u>40</u> | DaRp        | P2   | A2   | 0     | A2        | Excl. | {P2}        | 0         |

A1 and A2 map to the same cache block

### **Implementing a Directory**

- We assume operations atomic, but they are not; reality is much harder; must avoid deadlock when run out of bufffers in network (see Appendix E)
- Optimizations:
  - read miss or write miss in Exclusive: send data directly to requestor from owner vs. 1st to memory and then from memory to requestor

# **Synchronization**

- Why Synchronize? Need to know when it is safe for different processes to use shared data
- Issues for Synchronization:
  - Uninterruptable instruction to fetch and update memory (atomic operation);
  - User level synchronization operation using this primitive;
  - For large scale MPs, synchronization can be a bottleneck; techniques to reduce contention and latency of synchronization

### Uninterruptable Instruction to Fetch and Update Memory

- Atomic exchange: interchange a value in a register for a value in memory
  - 0 => synchronization variable is free
  - 1 => synchronization variable is locked and unavailable
  - Set register to 1 & swap
  - New value in register determines success in getting lock
    - 0 if you succeeded in setting the lock (you were first)
    - 1 if other processor had already claimed access
  - Key is that exchange operation is indivisible
- Test-and-set: tests a value and sets it if the value passes the test
- Fetch-and-increment: it returns the value of a memory location and atomically increments it

– 0 => synchronization variable is free

### Uninterruptable Instruction to Fetch and Update Memory

- Hard to have read & write in 1 instruction: use 2 instead
- Load linked (or load locked) + store conditional
  - Load linked returns the initial value
  - Store conditional returns 1 if it succeeds (no other store to same memory location since preceeding load) and 0 otherwise
- Example doing atomic swap with LL & SC:

| try: | mov  | R3,R4    | ; mov exchange value          |
|------|------|----------|-------------------------------|
| •    | 11   | R2,0(R1) | ; load linked                 |
|      | SC   | R3,0(R1) | ; store conditional           |
|      | beqz | R3,try   | ; branch store fails (R3 = 0) |
|      | mov  | R4,R2    | ; put load value in R4        |

• Example doing fetch & increment with LL & SC:

| try: | II   | R2,0(R1) | ; load linked                 |                     |
|------|------|----------|-------------------------------|---------------------|
| 2    | addi | R2,R2,#1 | ; increment (OK if reg–reg)   |                     |
|      | SC   | R2,0(R1) | ; store conditional           |                     |
|      | beqz | R2,try   | ; branch store fails (R2 = 0) | DAP Spr.'98 ©UCB 36 |

# User Level Synchronization— Operation Using this Primitive

• Spin locks: processor continuously tries to acquire, spinning around a loop trying to get the lock

|         | li   | R2,#1     |                  |
|---------|------|-----------|------------------|
| lockit: | exch | R2,0(R1)  | ;atomic exchange |
|         | bnez | R2,lockit | ;already locked? |

- What about MP with cache coherency?
  - Want to spin on cache copy to avoid full memory latency
  - Likely to get cache hits for such variables
- Problem: exchange includes a write, which invalidates all other copies; this generates considerable bus traffic
- Solution: start by simply repeatedly reading the variable; when it changes, then try exchange ("test and test&set"):

| li   | R2,#1              |                                                     |
|------|--------------------|-----------------------------------------------------|
| lw   | R3,0(R1)           | ;load var                                           |
| bnez | R3,lockit          | ;not free=>spin                                     |
| exch | R2,0(R1)           | ;atomic exchange                                    |
| bnez | R2,try             | ;already locked?                                    |
|      | lw<br>bnez<br>exch | <pre>lw R3,0(R1) bnez R3,lockit exch R2,0(R1)</pre> |

### **Another MP Issue:** Memory Consistency Models

- What is consistency? When must a processor see the new value? e.g., seems that
  - P1: A = 0: P2: B = 0; A = 1; B = 1; L1: if (B == 0) ... L2: if (A == 0) ...
- Impossible for both if statements L1 & L2 to be true? •
  - What if write invalidate is delayed & processor continues?
- Memory consistency models: what are the rules for such cases?
- Sequential consistency: result of any execution is the same as if the accesses of each processor were kept in order and the accesses among different processors were interleaved => assignments before ifs above DAP Spr. 98 ©UCB 38

- SC: delay all memory accesses until all invalidates done

# Memory Consistency Model

- Schemes faster execution to sequential consistency
- Not really an issue for most programs; they are synchronized
  - A program is synchronized if all access to shared data are ordered by synchronization operations

```
write (x)
...
release (s) {unlock}
...
acquire (s) {lock}
...
read(x)
```

- Only those programs willing to be nondeterministic are not synchronized: "data race": outcome f(proc. speed)
- Several Relaxed Models for Memory Consistency since most programs are synchronized; characterized by their attitude towards: RAR, WAR, RAW, WAW DAP Spr. '98 @UCB 39 to different addresses

# Review

- Caches contain all information on state of cached memory blocks
- Snooping and Directory Protocols similar; bus makes snooping easier because of broadcast (snooping => uniform memory access)
- Directory has extra data structure to keep track of state of all cache blocks
- Distributing directory => scalable shared address multiprocessor
   => Cache coherent, Non uniform memory access